```
Copyright (c) 1995-2007 Xilinx, Inc. All rights reserved.
 --> WARNING:Portability - The file path length of <D:/4th
Semester/CS250/CS422-Computer-Architecture-ComputerOrganizationAndDesign5thEdition2014.pdf/data/unsupported/CS422-
\texttt{Computer-Architecture-ComputerOrganizationAndDesign5thEdition2014.pdf/data/CS422-Computer-Architecture-ComputerOrganizationAndDesign5thEdition2014.pdf/data/CS422-Computer-Architecture-ComputerOrganizationAndDesign5thEdition2014.pdf/data/CS422-Computer-Architecture-ComputerOrganizationAndDesign5thEdition2014.pdf/data/CS422-Computer-Architecture-ComputerOrganizationAndDesign5thEdition2014.pdf/data/CS422-Computer-Architecture-ComputerOrganizationAndDesign5thEdition2014.pdf/data/CS422-Computer-Architecture-ComputerOrganizationAndDesign5thEdition2014.pdf/data/CS422-Computer-Architecture-ComputerOrganizationAndDesign5thEdition2014.pdf/data/CS422-Computer-Architecture-ComputerOrganizationAndDesign5thEdition2014.pdf/data/CS422-Computer-Architecture-ComputerOrganizationAndDesign5thEdition2014.pdf/data/CS422-Computer-Architecture-ComputerOrganizationAndDesign5thEdition2014.pdf/data/CS422-Computer-Architecture-ComputerOrganizationAndDesign5thEdition2014.pdf/data/CS422-Computer-Architecture-ComputerOrganizationAndDesign5thEditionAndDesign5thEditionAndDesign5thEditionAndDesign5thEditionAndDesign5thEditionAndDesign5thEditionAndDesign5thEditionAndDesign5thEditionAndDesign5thEditionAndDesign5thEditionAndDesign5thEditionAndDesign5thEditionAndDesign5thEditionAndDesign5thEditionAndDesign5thEditionAndDesign5thEditionAndDesign5thEditionAndDesign5thEditionAndDesign5thEditionAndDesign5thEditionAndDesign5thEditionAndDesign5thEditionAndDesign5thEditionAndDesign5thEditionAndDesign5thEditionAndDesign5thEditionAndDesign5thEditionAndDesign5thEditionAndDesign5thEditionAndDesign5thEditionAndDesign5thEditionAndDesign5thEditionAndDesign5thEditionAndDesign5thEditionAndDesign5thEditionAndDesign5thEditionAndDesign5thEditionAndDesign5thEditionAndDesign5thEditionAndDesign5thEditionAndDesign5thEditionAndDesign5thEditionAndDesign5thEditionAndDesign5thEditionAndDesign5thEditionAndDesign5thEditionAndDesign5thEditionAndDesign5thEditionAndDesign5thEditionAndDesign5thEditionAndDesign5thEditionAndDesign5thEditionAndDesign5thEditionAndDesign5thEditionAn
anizationAndDesign5thEdition2014.pdf.acd> exceeds the allowed maximum file path length [260]
Parameter TMPDIR set to ./xst/projnav.tmp
CPU : 0.00 / 0.31 s | Elapsed : 0.00 / 1.00 s
 --> Parameter xsthdpdir set to ./xst
CPU: 0.00 / 0.31 s | Elapsed: 0.00 / 1.00 s
 --> Reading design: tic tac toe.prj
TABLE OF CONTENTS
     1) Synthesis Options Summary
     2) HDL Compilation
     3) Design Hierarchy Analysis
     4) HDL Analysis
     5) HDL Synthesis
         5.1) HDL Synthesis Report
     6) Advanced HDL Synthesis
       6.1) Advanced HDL Synthesis Report
     7) Low Level Synthesis
     8) Partition Report
     9) Final Report
           9.1) Device utilization summary
            9.2) Partition Resource Summary
           9.3) TIMING REPORT
     ______
           Synthesis Options Summary
 ---- Source Parameters
Input File Name
                                                                        : "tic_tac_toe.prj"
 Input Format
                                                                           : mixed
 Ignore Synthesis Constraint File : NO
---- Target Parameters
Output File Name
                                                                        : "tic tac toe"
                                                                        : NGC
Output Format
                                                                       : xc5vlx110t-1-ff1136
Target Device
---- Source Options
Top Module Name
Top Module Name
Automatic FSM Extraction
FSM Encoding Algorithm
Safe Implementation
FSM Style
RAM Extraction
RAM Style
                                                                      : tic_tac_toe
: YES
                                                                        : Auto
                                                                        : No
                                                                          : lut
                                                                        : Auto
ROM Extraction
                                                                        : Auto
Decoder Extraction
Priority France
Mux Style
                                                                        : YES
Priority Encoder Extraction : YES
Shift Pogistor Extraction . YES
Shift Register Extraction : YES
Logical Shifter Extraction : YES
Logical Shirter Exclassion

XOR Collapsing : YES

ROM Style : Auto

Mux Extraction : YES

Resource Sharing : YES

Asynchronous To Synchronous : NO
                                                                         : auto
Use DSP Block
Automatic Register Balancing : No
```

Release 9.2i - xst J.36

| Target Options Add IO Buffers                                                                                                                 | . VEC                                |       |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|-------|--|--|--|
| Global Maximum Fanout                                                                                                                         | : YES<br>: 100000                    |       |  |  |  |
| Add Generic Clock Buffer (BUFG)                                                                                                               | : 32                                 |       |  |  |  |
| Register Duplication                                                                                                                          | · YES                                |       |  |  |  |
| Slice Packing                                                                                                                                 | : YES                                |       |  |  |  |
| Optimize Instantiated Primitives                                                                                                              | : NO                                 |       |  |  |  |
| Use Clock Enable                                                                                                                              | : Auto                               |       |  |  |  |
| Use Synchronous Set                                                                                                                           | : Auto                               |       |  |  |  |
| Use Synchronous Reset                                                                                                                         | : Auto                               |       |  |  |  |
| Pack IO Registers into IOBs                                                                                                                   | : auto                               |       |  |  |  |
| Equivalent register Removal                                                                                                                   | : YES                                |       |  |  |  |
| General Options                                                                                                                               |                                      |       |  |  |  |
| Optimization Goal                                                                                                                             | : Speed                              |       |  |  |  |
| Optimization Effort                                                                                                                           | : 1                                  |       |  |  |  |
| Power Reduction                                                                                                                               | : NO                                 |       |  |  |  |
| Library Search Order                                                                                                                          | : tic_tac_toe.lso                    |       |  |  |  |
| Keep Hierarchy                                                                                                                                | : NO                                 |       |  |  |  |
| RTL Output                                                                                                                                    | : Yes                                |       |  |  |  |
| Global Optimization                                                                                                                           | : AllClockNets                       |       |  |  |  |
| Read Cores                                                                                                                                    | : YES                                |       |  |  |  |
| Write Timing Constraints                                                                                                                      | : NO                                 |       |  |  |  |
| Cross Clock Analysis                                                                                                                          | : NO                                 |       |  |  |  |
| Hierarchy Separator                                                                                                                           | : /                                  |       |  |  |  |
| Bus Delimiter                                                                                                                                 | : <>                                 |       |  |  |  |
| Case Specifier                                                                                                                                | : maintain                           |       |  |  |  |
| Slice Utilization Ratio                                                                                                                       | : 100                                |       |  |  |  |
| BRAM Utilization Ratio                                                                                                                        | : 100                                |       |  |  |  |
| DSP48 Utilization Ratio                                                                                                                       | : 100<br>: YES                       |       |  |  |  |
| Verilog 2001                                                                                                                                  | : YES                                |       |  |  |  |
| Auto BRAM Packing Slice Utilization Ratio Delta                                                                                               | : NO<br>: 5                          |       |  |  |  |
| Silee Still action Nation Betta                                                                                                               | . 5                                  |       |  |  |  |
|                                                                                                                                               |                                      | ====  |  |  |  |
| * HDL Com                                                                                                                                     | HDL Compilation *                    |       |  |  |  |
| Compiling verilog file "tic_tac_to Module <tic_tac_toe> compiled No errors in compilation Analysis of file &lt;"tic tac toe.prj</tic_tac_toe> |                                      |       |  |  |  |
| Analysis of file \ tic_tac_toe.prj                                                                                                            | > succeeded.                         |       |  |  |  |
| * Design Hiera                                                                                                                                | Design Hierarchy Analysis *          |       |  |  |  |
| Analyzing hierarchy for module <ti< td=""><td>c_tac_toe&gt; in library <work>.</work></td><td></td></ti<>                                     | c_tac_toe> in library <work>.</work> |       |  |  |  |
|                                                                                                                                               |                                      | ===== |  |  |  |
| * HDL Analysis *                                                                                                                              |                                      |       |  |  |  |
| <pre>Analyzing top module <tic_tac_toe> Module <tic_tac_toe> is correct for</tic_tac_toe></tic_tac_toe></pre>                                 |                                      |       |  |  |  |
| * HDL Sy                                                                                                                                      | <br>mthesis                          | *     |  |  |  |
|                                                                                                                                               |                                      | ====  |  |  |  |

| Unit <tic_tac_toe> synthesized. </tic_tac_toe>                                                                                               |                           |
|----------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|
|                                                                                                                                              |                           |
|                                                                                                                                              |                           |
| Found no macro                                                                                                                               |                           |
|                                                                                                                                              |                           |
| * Advanced HDL Synthesis *                                                                                                                   |                           |
| Loading device for application Rf_Device from file '5vlx110t.nph' in environment                                                             | nt D:\4th Semester\CS250. |
| Advanced HDL Synthesis Report                                                                                                                |                           |
| Found no macro                                                                                                                               |                           |
|                                                                                                                                              |                           |
| * Low Level Synthesis *                                                                                                                      |                           |
| Optimizing unit <tic_tac_toe></tic_tac_toe>                                                                                                  |                           |
| Mapping all equations  Building and optimizing final netlist  Found area constraint ratio of 100 (+ 5) on block tic_tac_toe, actual ratio is | 0.                        |
| Final Macro Processing                                                                                                                       |                           |
| Final Register Report                                                                                                                        |                           |
| Found no macro                                                                                                                               |                           |
|                                                                                                                                              |                           |
| * Partition Report *                                                                                                                         |                           |
| Partition Implementation Status                                                                                                              |                           |
| No Partitions were found in this design.                                                                                                     |                           |
|                                                                                                                                              |                           |
| * Final Report *                                                                                                                             |                           |
| Final Results RTL Top Level Output File Name : tic_tac_toe.ngr Top Level Output File Name : tic_tac_toe Output Format : NGC                  |                           |

# IOs : 73

```
Cell Usage :
# BELS
                                  : 23
# LUT3
                                  : 9
# LUT5
# LUT6
                                  : 1
                                  : 13
# IO Buffers
                                  : 73
# IBUF
                                  : 72
# OBUF
                                  : 1
Device utilization summary:
______
Selected Device: 5vlx110tff1136-1
Slice Logic Utilization:
                                      23 out of 69120 0%
Number of Slice LUTs:
                                      23 out of 69120
   Number used as Logic:
Slice Logic Distribution:
Number of Bit Slices used:
                                      23
  Number with an unused Flip Flop 23 out of 23 100%
Number with an unused LUT: 0 out of 23 0%
Number of fully used Bit Slices: 0 out of 23 0%
IO Utilization:
Number of IOs:
                                        73
                                       73 out of 640 11%
Number of bonded IOBs:
Specific Feature Utilization:
Partition Resource Summary:
 No Partitions were found in this design.
TIMING REPORT
NOTE: THESE TIMING NUMBERS ARE ONLY A SYNTHESIS ESTIMATE.
      FOR ACCURATE TIMING INFORMATION PLEASE REFER TO THE TRACE REPORT
      GENERATED AFTER PLACE-and-ROUTE.
Clock Information:
_____
No clock signals found in this design
Asynchronous Control Signals Information:
No asynchronous control signals found in this design
Timing Summary:
Speed Grade: -1
  Minimum period: No path found
  Minimum input arrival time before clock: No path found
  Maximum output required time after clock: No path found
```

Maximum combinational path delay: 7.519ns

## Timing Detail:

All values displayed in nanoseconds (ns)

Timing constraint: Default path analysis

Total number of paths / destination ports: 200 / 1

Delay: 7.519ns (Levels of Logic = 7)
Source: X4<2> (PAD)

Source: X4<2> (PAD)
Destination: F (PAD)

Data Path: X4<2> to F

| Cell:in->out                                                                                 | fanout                | Gate<br>Delay<br>                                           | Net<br>Delay                                       | Logical Name (Net Name)                                                                                       |
|----------------------------------------------------------------------------------------------|-----------------------|-------------------------------------------------------------|----------------------------------------------------|---------------------------------------------------------------------------------------------------------------|
| IBUF:I->O<br>LUT3:I0->O<br>LUT6:I5->O<br>LUT5:I0->O<br>LUT6:I5->O<br>LUT6:I2->O<br>OBUF:I->O | 1<br>1<br>3<br>1<br>1 | 0.818<br>0.094<br>0.094<br>0.094<br>0.094<br>0.094<br>2.452 | 0.710<br>0.480<br>0.984<br>0.480<br>0.789<br>0.336 | X4_2_IBUF (X4_2_IBUF) X_four_SW0 (N18) X_four (X_four) F152 (F_map51) F180 (F_map53) F201 (F_OBUF) F_OBUF (F) |
|                                                                                              |                       |                                                             |                                                    |                                                                                                               |

Total 7.519ns (3.740ns logic, 3.779ns route) (49.7% logic, 50.3% route)

CPU : 13.07 / 13.42 s | Elapsed : 13.00 / 14.00 s

Total memory usage is 388080 kilobytes

Number of errors : 0 ( 0 filtered)
Number of warnings : 1 ( 0 filtered)
Number of infos : 0 ( 0 filtered)